

**Datasheet v3.3** 

ideal switch

# **MM5140**

DC to 8 GHz RF SP4T with Integrated Driver

# **Product Overview**

# **Description**

The MM5140 is a high-power SP4T switch built on Menlo Micro's Ideal Switch<sup>®</sup> technology. This innovative technology enables highly reliable switches capable of greater than 25 W forward power. The MM5140 provides ultra-low insertion loss and superior linearity as an SP4T from DC to 8 GHz, with greater than 3 billion switching cycles. The MM5140 is an ideal solution for replacing large RF electromechanical relays, as well as RF/microwave solid-state switches in applications where linearity and insertion loss are critical parameters. The MM5140 features an integrated driver circuit with Serial Peripheral Interface (SPI) and General Purpose Input/Output (GPIO) interface control options and an integrated charge pump to drive the gate.

## **Features**

- DC to 8 GHz Frequency Range
- Integrated High-Voltage Driver
- 25 W (CW), 150 W (Pulsed) Max Power Handling
- Low On-State Insertion Loss: 0.5 dB @ 8.0 GHz
- High Linearity, IIP3 > 90 dBm
- > 25 dB Isolation @ 6.0 GHz
- Low Power Consumption <15mW
- High Reliability > 3 billion Switching Operations
- 5.2 mm x 4.2 mm LGA Package

## **Applications**

- Switched Filter Banks and Tunable Filters
- High Power RF Front-Ends
- Low-Loss Switch Matrices
- RF EM Relay Replacement
- Antenna Tuning
- Antenna Beam Steering
- Digital Step Attenuators

## Markets

- Defense and Aerospace
- Test and Measurement
- Wireless Infrastructure



1 © 2023 Menlo Microsystems, Inc. All Rights Reserved August 11, 2023

www.MenIoMicro.com



# **Electrical Specifications**

# **Operating Characteristics**

#### **Absolute Maximum Ratings**

Exceeding the maximum ratings as listed in <u>Table 1</u> below may reduce the reliability of the device or cause permanent damage. Operation of the MM5140 should be restricted to the limits indicated in the recommended operating conditions listed in <u>Table 2</u>.

#### **Electrostatic Discharge (ESD) Safeguards**

The MM5140 is a Class 0 ESD device. When handling the MM5140, observe precautions as with any other ESD sensitive device. Do not exceed the voltage ratings specified in <u>Table 1</u>.



| Parameter                                                    | Minimum | Maximum            | Unit |
|--------------------------------------------------------------|---------|--------------------|------|
| Open State Voltage Rating / Switch RF1-4 to RFC <sup>2</sup> | -150    | 150                | V    |
| Open State Voltage RF1-4, RFC to GND <sup>23</sup>           | -150    | 150                | V    |
| Hot Switching Voltage <sup>4</sup>                           | -0.5    | 0.5                | V    |
| Charge Pump Input (V <sub>IN</sub> )                         | -0.3    | 5.5                | V    |
| DC Supply Voltage (V <sub>DD</sub> )                         | -0.3    | 3.6                | V    |
| I/O Supply Voltage (V <sub>DD_IO</sub> )                     | -0.3    | 5.5                | V    |
| Logic Input Levels                                           | -0.5    | $V_{DD_{IO}}$ +0.3 | V    |
| DC Current Rating/Switch <sup>5</sup>                        | —       | 500                | mA   |
| CW Input Power @ 3 GHz <sup>6</sup>                          | _       | 25                 | W    |
| Peak RF Power <sup>7</sup>                                   | —       | 150                | W    |
| Storage Temperature Range <sup>8</sup>                       | -65     | 150                | °C   |
| ESD Rating HBM RF1-4, RFC Pins                               | —       | 150                | V    |
| ESD Rating HBM Control and Power Pins <sup>9</sup>           | —       | 2000               | V    |
| ESD Rating HBM VPP Pin                                       |         | 500                | V    |
| Mechanical Shock <sup>10</sup>                               | _       | 500                | G    |
| Vibration <sup>11</sup>                                      | —       | 500                | Hz   |

#### Table 1. Absolute Maximum Ratings<sup>1</sup>

#### Notes:

- 1. All parameters must be within recommended operating conditions. Maximum DC and RF power can only be applied during the on-state condition (cold-switched condition).
- 2. This also applies to ESD events. This is a Class 0 device.
- RF pins must not be allowed to electrically float during switch operation. See section <u>Floating Node</u> <u>Restrictions</u> for details on avoiding floating nodes.
- 4. See section Hot Switch Restrictions for more information.
- 5. Total current of all channels combined.
- 6. For +85 °C ambient test condition.
- 7. For a 10% duty cycle, 10 µs pulse width, +25 °C ambient test condition.
- 8. See section <u>Storage and Shelf Life</u> for more information on shelf and floor life.
- 9. Control and power pins include: VIN, VDD, VDD\_IO, FLT\_MODE, FLTB, FLIP\_BIT, CP\_EN, MODE, and CTL1-4.
- 10. See JESD22-B104 for mechanical shock test methodology at 1.0 ms, half-sine, 5 shocks/axis, 6 axis. Data taken from MEMS die (MM5130) test results.
- 11. See JESD22-B103 for vibration test methodology at 3.1 G and 30min/cycle, 1 cycle/axis, 3 axis. Data taken from MEMS die (MM5130) test results.



| Parameter                           | Symbol | Minimum | Maximum | Unit |
|-------------------------------------|--------|---------|---------|------|
| Charge Pump Power Supply            | VIN    | 4.5     | 5.5     | V    |
| Low Voltage Digital Supply          | Vdd    | 3.0     | 3.6     | V    |
| Logic Reference Level               | Vdd_io | 1.71    | 5.25    | V    |
| CW RF Power <sup>1</sup>            |        |         |         |      |
| 1 GHz                               |        | —       | 35      | W    |
| 3 GHz                               |        | —       | 25      | W    |
| 8 GHz                               |        | —       | 14      | W    |
| Ambient Temperature Range           | TA     | -40     | 85      | ٥C   |
| Switch Cycle Frequency <sup>2</sup> |        |         | 10      | kHz  |

## **Table 2. Recommended Operating Conditions**

#### Notes:

1. For +85 °C ambient test condition. See <u>Thermal and Power Handling Considerations</u> for more information.

2. Test condition is defined as full enable-disable cycles of one channel.



## **Electrical Characteristics**

All specifications valid over full supply voltage and operating temperature range unless otherwise noted. Operating with all GND, AGND, DGND, and CPGND pins connected to system ground (0 V) and with input frequencies of greater than 10 MHz in a 50  $\Omega$  impedance system.

| Parameter                                      | Symbol | Minimum | Typical | Maximum | Unit | Conditions                                                                                                                                             |
|------------------------------------------------|--------|---------|---------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating<br>Frequency<br>Range                |        | DC      | —       | 8       | GHz  |                                                                                                                                                        |
| Insertion Loss                                 |        |         | 0.5     |         | dB   |                                                                                                                                                        |
| Input / Output<br>Return Loss                  |        | —       | 14      | —       | dB   |                                                                                                                                                        |
| Isolation (RF1-4<br>to RFC)                    |        | —       | 24      | —       | dB   |                                                                                                                                                        |
| Third-Order<br>Intercept Point                 | IP3    | —       | 90      | —       | dBm  | Measured at +25°C.                                                                                                                                     |
| Second<br>Harmonic                             | H2     | _       | -125    | _       | dBc  | Measured at 2.0 GHz<br>fundamental frequency<br>and 35 dBm input<br>power. Measured at<br>+25°C.                                                       |
| Third Harmonic                                 | H3     | _       | -145    | _       | dBc  | Measured at 2.0 GHz<br>fundamental frequency<br>and 35 dBm input<br>power. Measured at<br>+25°C.                                                       |
| Charge Pump<br>Clock Feed<br>Thru <sup>1</sup> |        | _       | -132    | _       | dBm  | Measured with 300 Hz<br>resolution BW, 3 Hz<br>video BW, 0dB internal<br>attenuation, internal<br>amplifier ON, single<br>sweep. Measured at<br>+25°C. |

#### **Table 3. RF Performance Specifications**

#### Notes:

1. For applications that require low noise figure performance below 2 GHz, MM5130 with external MM101 driver is recommended.



| Parameter                                                        | Symbol                              | Minimum                | Typical                                   | Maximum | Unit              | Conditions                                                                                                                                                                 |
|------------------------------------------------------------------|-------------------------------------|------------------------|-------------------------------------------|---------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Switching Time<br>Turn on<br>Turn off                            | T <sub>on</sub><br>T <sub>off</sub> |                        | 14<br>5                                   |         | µs<br>µs          | RF switching time<br>measured using a 100<br>MHz -10dBm signal,<br>from 50% rising edge of<br>last SPI CLK to settling<br>to within 0.05 dB of final<br>value.             |
| On/Off<br>Operations<br>(MM5140-<br>01NDB)<br>@ 25 °C<br>@ 85 °C |                                     | 3x10 <sup>9</sup><br>— | 30x10 <sup>9</sup><br>0.1x10 <sup>9</sup> |         | Cycle<br>Cycle    | Data taken from MEMS<br>die (MM5130) reliability<br>test results. Cold<br>switched operations,<br>measured at 10 kHz<br>cycling rate, specified at<br>ambient temperature. |
| Off-State RFx to<br>RFC Leakage<br>Current                       |                                     | —                      | 40                                        | 150     | nA                | Measured with 75 V<br>RFx to 0 V RFC.                                                                                                                                      |
| On-State<br>Resistance                                           | Ron                                 | —                      | 1.0                                       | 3       | Ω                 | Measured with 0.5 A.                                                                                                                                                       |
| Off-State<br>Capacitance<br>(C₀)                                 | Coff                                | —                      | 2.5                                       | —       | fF                | Measured at 1 MHz, 1<br>V <sub>RMS</sub> .                                                                                                                                 |
| Video<br>Feedthrough                                             |                                     | _                      | 16                                        | _       | mV <sub>p-p</sub> | Performed with 50 $\Omega$ terminations on all RF channels.                                                                                                                |

# Table 4. AC and DC Electrical Specifications



| Parameter                                            | Symbol               | Minimum                    | Typical | Maximum                    | Unit | Conditions                                                                                                                                                  |
|------------------------------------------------------|----------------------|----------------------------|---------|----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VIN Current<br>(Dynamic)                             | Ivind                | —                          | 1.5     | 2.5                        | mA   | SPI mode, Charge<br>pump on, all channels<br>switching at 10 kHz.                                                                                           |
| VIN Quiescent<br>Current                             | I <sub>VINQ</sub>    | —                          | 1.25    | 2.0                        | mA   | Charge pump on, all I/O and channels static.                                                                                                                |
| VDD UVLO<br>Rising Threshold                         | UVLO <sub>RISE</sub> | 2.77                       | —       | 2.95                       | V    |                                                                                                                                                             |
| VDD UVLO<br>Falling Threshold                        | UVLOFALL             | 2.72                       | —       | 2.90                       | V    |                                                                                                                                                             |
| Low Voltage<br>Digital Current                       | I <sub>DD</sub>      | —                          | 520     | 700                        | μA   | SPI mode, all channels switching at 10 kHz.                                                                                                                 |
| Low Voltage<br>Digital Quiescent<br>Current          | IDDQ                 | _                          | 470     | 550                        | μA   | Charge pump On, All I/O & channels static.                                                                                                                  |
| Low Voltage<br>Digital Sleep<br>Mode Current         | Idd_sleep            | —                          | <1      | 10                         | μA   | Charge pump Off, SPI<br>and inputs in static<br>state.                                                                                                      |
| I/O Logic Supply<br>Current                          | Idd_10_Q             | —                          | <10     | 50                         | μA   |                                                                                                                                                             |
| Fault Indicator<br>Open-Drain<br>Output              | FLTB                 | 0                          | _       | Vdd_io                     | V    |                                                                                                                                                             |
| Logic I/O Level<br>High)                             | I/O <sub>VH</sub>    | 0.7*<br>V <sub>DD_IO</sub> | —       | V <sub>DD_IO</sub>         | V    |                                                                                                                                                             |
| Logic I/O Level<br>Low                               | I/O <sub>VL</sub>    | 0                          | _       | 0.3*<br>V <sub>DD_IO</sub> | V    |                                                                                                                                                             |
| MISO Load<br>Capacitance                             | Смізо                | _                          | _       | 10                         | pF   | Specification is for<br>design guidance only.<br>MISO load capacitance<br>is SDI input<br>capacitance pin and<br>PCB trace capacitance<br>from MISO to SDI. |
| MISO Max<br>Source Current<br>@ V <sub>DD_IO</sub> : | I <sub>MISOH</sub>   |                            |         |                            |      | Measured at $V_{OUT} = 0.8 \text{ x } V_{DD_{10}}$ .                                                                                                        |
| 5.0 V                                                |                      | 180                        | 290     | —                          | mA   |                                                                                                                                                             |
| 3.3 V                                                |                      | 75                         | 140     | _                          | mA   |                                                                                                                                                             |
| 1.8 V                                                |                      | 20                         | 35      | _                          | mA   |                                                                                                                                                             |

#### Table 5. Charge Pump and Driver Electrical Specifications



| Parameter                                       | Symbol              | Minimum | Typical | Maximum | Unit | Conditions                                                                                                                 |
|-------------------------------------------------|---------------------|---------|---------|---------|------|----------------------------------------------------------------------------------------------------------------------------|
| MISO Max Sink<br>Current @ V <sub>DD_IO</sub> : | I <sub>MISOL</sub>  |         |         |         |      | Measured at<br>Vout = 0.2 x VDD_IO.                                                                                        |
| 5.0 V                                           |                     | 140     | 260     | —       | mA   |                                                                                                                            |
| 3.3 V                                           |                     | 65      | 140     | —       | mA   |                                                                                                                            |
| 1.8 V                                           |                     | 20      | 40      |         | mA   |                                                                                                                            |
| VPP UVLO<br>Rising Threshold                    | VPP <sub>EN</sub>   | 75      | 79      | 81      | V    |                                                                                                                            |
| VPP UVLO<br>Falling Threshold                   | VPP <sub>DIS</sub>  | 74      | 78      | 80      | V    |                                                                                                                            |
| CP_EN pin<br>toggle low time                    | T <sub>TOGGLE</sub> | 500     | _       |         | ns   | Minimum time CP_EN<br>must be held low to<br>restart the IC from fault<br>condition.                                       |
| FLTB pin max sink current                       |                     | 65      | 140     | —       | mA   | FLTB active low,<br>measured with $V_{DD_{IO}} = 3.3V$ .                                                                   |
| Logic I/O<br>Hysteresis (SCK<br>only)           | I/O <sub>HYS</sub>  | _       | 0.25    | _       | V    |                                                                                                                            |
| Power-On-Reset                                  | POR                 | —       | 1.25    | 2.5     | ms   | Time for logic input<br>signals to be<br>considered valid after<br>application of V <sub>IN</sub> and<br>V <sub>DD</sub> . |
| Start-Up Time                                   | T <sub>ST</sub>     | _       | 20      | 33      | ms   | CP_EN=1 (CPEN bit=1) to $V_{PP}$ rises to 90% of set value.                                                                |



| Parameter                                       | Symbol             | Minimum | Typical | Maximum | Unit |
|-------------------------------------------------|--------------------|---------|---------|---------|------|
| SPI Clock Frequency SCK                         | f <sub>CLK</sub>   |         |         | 33      | MHz  |
| MOSI Valid to SCK Setup Time                    | ts∪                | 2       | _       | —       | ns   |
| MOSI Valid to SCK Hold Time                     | tнр                | 5       | _       | —       | ns   |
| SCK High Time                                   | t <sub>HI</sub>    | 15.5    | _       | —       | ns   |
| SCK Low Time                                    | t <sub>LO</sub>    | 15.5    | _       | —       | ns   |
| SSB Pulse Width                                 | t <sub>CSH</sub>   | 15      | —       | —       | ns   |
| LSB SCK to SSB High                             | tcshld             | 15      | _       | —       | ns   |
| SSB Low to SCK High                             | tcssu              | 15      | _       | —       | ns   |
| MISO Propagation Delay from SCK<br>Falling Edge | tмisoн             | 10      | —       | —       | ns   |
| MISO Output Valid after SSB Low                 | t <sub>CMISO</sub> | 20      |         |         | ns   |
| SSB Inactive to MISO High Impedance             | t <sub>MISOZ</sub> |         |         | 10      | ns   |

#### Table 6. Driver Interface AC Electrical Specifications

See the <u>Programming</u> section on page 22 for driver interface timing diagrams and details.



## **Hot Switch Restrictions**

The MM5140 is not intended for hot switching applications and care should be taken to ensure that switching occurs at less than 0.5 V as illustrated below. Further, the voltage at the switch terminals must be within  $\pm 0.5$  V relative to RF ground.



## **Floating Node Restrictions**

RF pins must not be allowed to electrically float during switching operation and therefore require some form of DC path to ground to prevent charge accumulation. DC paths can be an inductor or high value resistance which serves as a discharge path. Floating node examples and recommended solutions are:

- Unconnected RF pins, resistively terminate or tie to ground.
- Series capacitance coupling which floats RF pins, shunt with DC path to ground.

See Menlo Micro application note *Avoiding Floating Nodes* for detailed explanation of the hazard conditions to avoid and recommended solutions.



# **Functional Block Diagram**



Figure 1. Functional Block Diagram



# **Package / Pinout Information**







| Pin #                                                                 | Pin Name  | Description                                                                                                                                                                                            |
|-----------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1, A3, A4, A6, B1-B7, C1-C7, D3-<br>D7, E1-E7, F1-F7, G1, G3, G4, G6 | GND       | Connect to common ground. These pins are internally connected to the RF ground reference.                                                                                                              |
| A2                                                                    | RF3       | RF channel 3 input/output.                                                                                                                                                                             |
| A5                                                                    | RF4       | RF channel 4 input/output.                                                                                                                                                                             |
| Α7                                                                    | FLIP_BIT  | This pin has an internal pull-down resistor. Set high in SPI mode.                                                                                                                                     |
|                                                                       |           | In GPIO mode FLIP_BIT controls the logic mapping between CTL1-4 and RF1-4. When FLIP_BIT is low, CTL1 enables RF1 when high, and so on for CTL2-4. When FLIP_BIT is high, refer to Table 8.            |
| A8                                                                    | FLT_MODE  | Fault Mode select in GPIO mode. Fault Mode<br>is disabled if high. Has a built-in pull-down<br>resistor. Pin is ignored in SPI mode.                                                                   |
| A9                                                                    | VIN       | 5 V nominal input to internal charge pump. Bypass with a low ESR 1 $\mu$ F ceramic capacitor.                                                                                                          |
| A10                                                                   | CPGND     | Charge pump ground, should be connected to common ground.                                                                                                                                              |
| B8                                                                    | FLTB      | Fault indicator in GPIO and SPI modes. Open<br>drain output to allow "Wire-OR" of multiple<br>ICs. Goes low when fault is detected. Can be<br>left open if not used.                                   |
|                                                                       |           | Pull-up voltage must be $\leq V_{DD_{-10}}$ .                                                                                                                                                          |
| C10                                                                   | VPP       | High-voltage output pin, 90 V nominal. Must connect with a 4.7 nF, 200 V, 10 % COG ceramic capacitor to AGND.                                                                                          |
| D2                                                                    | RFC       | RF common input/output.                                                                                                                                                                                |
| D8                                                                    | MISO/CTL3 | SPI data output in SPI mode; RF channel control in GPIO mode. Has an internal pull-down resistor.                                                                                                      |
| E9                                                                    | VDD_IO    | For 3.3 V nominal logic I/O levels, connect to VDD. For alternate I/O levels, connect to a separate supply (+1.8 V to +5.0 V). Bypass with a low ESR 1 $\mu$ F ceramic capacitor if separate from VDD. |
| E10                                                                   | SSB/CTL4  | Chip select in SPI mode; RF channel control<br>in GPIO mode. Has an internal pull-up resistor<br>in SPI mode, and an internal pull-down<br>resistor in GPIO mode.                                      |

#### Table 7. Detailed Pin Description



| Pin #   | Pin Name          | Description                                                                                                                              |
|---------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| F8      | MODE <sup>1</sup> | Logic level input to switch inputs between SPI<br>and GPIO modes. MODE = 0 is SPI mode.<br>MODE = 1 is GPIO mode.                        |
| F9, F10 | VDD               | 3.3 V nominal input to digital logic and internal level translators. Bypass with a low ESR 1 $\mu F$ ceramic capacitor.                  |
| G2      | RF2               | RF channel 2 input/output.                                                                                                               |
| G5      | RF1               | RF channel 1 input/output.                                                                                                               |
| G7      | CP_EN             | Charge pump enable pin in GPIO mode. High<br>enables the charge pump. Has a built-in pull-<br>down resistor. Pin is ignored in SPI mode. |
| G8      | MOSI/CTL2         | SPI data input in SPI mode; RF channel control in GPIO mode. Has an internal pull-down resistor.                                         |
| G9      | SCK/CTL1          | Clock input in SPI mode; RF channel control<br>in GPIO mode. Has an internal pull-down<br>resistor.                                      |
| G10     | DGND              | Digital ground, should be connected to common ground.                                                                                    |

#### Notes:

1. MODE should be tied to GND or VDD\_IO if the use case is SPI or GPIO control, respectively.



# **Thermal and Power Handling Considerations**

Under low-power operating conditions, the MM5140 case temperature mimics the environment temperature. However, during high power operation, the case will heat up due to power dissipation within the device. It is important to keep the device case temperature below 150 °C for continued reliable operation of the internal controller. Based on an environmental hot temperature of 85 °C, then a 65 °C rise is allowable due to power dissipation. This results in a power dissipation limit of 0.8 W within the device. The operating power limit at a given frequency can then be calculated based on the insertion loss of the internal MEMS switch (MM5130).

Considering an insertion loss of -0.14 dB at 3 GHz:

Power Handling = Max. Power Dissipation / (1-10^(Insertion Loss/10))

= 0.8/0.032

= 25.0 W

As most self-heating within the package comes from the MM5130 insertion loss, we use this to set a limit on the power handling. The MM5130 insertion loss can also be approximated by a third order polynomial:

Insertion Loss (dB) = -1.1E-04\*f3 + 1.2E-03\*f2 - 0.024\*f - 0.076

where f is frequency in GHz. See Figure 3 for the power derating curve in an 85 °C environment.



#### 85 °C Ambient Environment

Figure 3. Maximum Power Handling vs. Frequency (1 of 2)





#### Below 10 MHz; the maximum power handling is shown in Figure 4.

Figure 4. Maximum Power Handling vs. Frequency (2 of 2)



# **RF Performance**

Typical device performance measured on MM5140 evaluation board, de-embedded.





Figure 5. Insertion Loss / S21



Figure 6. Return Loss / S11





RF1, RF2, RF3, RF4 Measured at 25C, Data is De-Embedded





RFC to RF1, Data is De-Embedded

Figure 8. Insertion Loss / S21 vs. Temperature





Figure 9. Return Loss / S11 vs. Temperature



Figure 10. Off-State Isolation / S21 vs. Temperature



# **On / Off Switching Time**



Figure 11. RF Off Switching Time (GPIO Mode)



Figure 12. RF On Switching Time (GPIO Mode)



## **Switch Reliability**

Switch Hold-Down duration predictions and actuation cycling reliability test results are plotted below. Hold Down median failure is predicted to be >68000 days (>186 years) @ 50°C and >1800 days (>4.9 years) @ 85°C. Failure criteria is 20% change in pull in voltage and is based on creep model extrapolation of 1000 hours Hold Down test data.

Cycling median failure is greater than 30 billion cycles @ 25°C and 320 million cycles @ 85°C.



Figure 14. Cycling: M Cycles to Failure<sup>1</sup>

#### Notes:

1. Failure definition is stuck closed failure.



# Programming

## **Communication Interface**

The driver interface has two modes of operation: SPI and GPIO, selected by the MODE input pin.

All the SPI pins except the SSB and the MODE pin have an internal pull-down resistor to ensure that no digital input pins can float.

The SSB pin has a pull-up current source in SPI mode. This ensures that the IC defaults to a disabled state in SPI mode. In GPIO mode, this pin is CTL4. In this case, the SSB pin has a pull-down resistor. This ensures that the input is low by default in GPIO mode.



Figure 15. SPI Timing Diagram

## **SPI Communication**

MODE = 0, activates the 16-Bit Serial Peripheral Interface (SPI) module for operation. Multiple devices can be daisy-chained to drive multiple ICs using one SPI bus. In <u>Daisy Chain Operation</u>, see <u>Figure 18</u>, <u>Figure 19</u>, and <u>Figure 20</u>.

The SPI works at any frequency up to a maximum of 33 MHz and may operate at significantly lower frequencies if the logic signals adhere to the data setup and hold requirements.

## **SPI Interface Mode**

SPI timing diagrams are provided in Figure 15 through Figure 20. In SPI mode, data transmission starts when SSB goes Low, causing the Target to output the Most Significant Bit (MSB) of data to the SDO (MISO) pin. Data transfer from Host to Target takes place during the rising edge of the clock (SCK), which is idle when SSB is High. This mode of operation requires data for Host and Target to be present on SDI (MOSI) before the rising edge of the clock (defining SDI to SCK setup time). Data is pushed out of the SDO (MISO) pin during the falling edge of the clock. After the first 16-bit transaction, Host writes the latest data (DN) to



the Target, while the Target passes its previous (DN-1) stored data to the Host. Data is latched into the internal registers at the rising edge of SSB, if  $WR_EN = 1$ .

## **SPI Data Format**

SPI data is sent in a 16-bit format. The first MSB bit (WE), if high, enables the Write mode. The following 7 MSB bits hold the Control and Fault Status bits. The 8 LSB bits hold the Switch State bits.



Figure 16. SPI Read Only (1 IC, No Daisy Chain)



Figure 17. SPI Read & Write (1 IC, No Daisy Chain)



#### **SPI Control Registers**

The SPI interface provides access to two 8-bit Internal Registers: Register STATE and Register CONTROL that are Read/Write registers. Register data is read by toggling SSB low and monitoring the data at the MISO pin while clocking the SCK pin.

Register STATE holds the state of the 4 switches and is updated when SSB goes from LOW to HIGH, if the Write Enable bit is high. Register CONTROL holds four control bits (CPEN, VPPCOMP, FLT\_MODE, and SLEEP), and the fault status bit (FSTAT). The MSB bit enables the Write mode if high.

In SPI mode, the CP\_EN and FLT\_MODE pins are ignored. Settings in the CONTROL register are used instead. The first row of the register tables below shows the read/write type, and default state. At power-on-reset (POR), all bits in both registers are set to LOW internally.

#### State Register

| R/W - 0           | R/W - 0       | R/W - 0    | R/W - 0 | R/W - 0 | R/W - 0 | R/W - 0 | R/W – 0 |
|-------------------|---------------|------------|---------|---------|---------|---------|---------|
| 0                 | 0             | 0          | 0       | RF4     | RF3     | RF2     | RF1     |
| bit 7             |               |            |         |         |         |         | bit 0   |
| bit 7: <b>Low</b> |               |            |         |         |         |         |         |
| Set               | this bit low. |            |         |         |         |         |         |
| bit 6: <b>Low</b> |               |            |         |         |         |         |         |
| Set               | this bit low. |            |         |         |         |         |         |
| bit 5: <b>Low</b> |               |            |         |         |         |         |         |
| Set               | this bit low. |            |         |         |         |         |         |
| bit 4: <b>Low</b> |               |            |         |         |         |         |         |
| Set               | this bit low. |            |         |         |         |         |         |
| bit 3: <b>RF4</b> |               |            |         |         |         |         |         |
| 1 =               | RFC to RF4 is | s enabled  |         |         |         |         |         |
| 0 =               | RFC to RF4 is | s disabled |         |         |         |         |         |
| bit 2: <b>RF3</b> |               |            |         |         |         |         |         |
| 1 =               | RFC to RF3 is | s enabled  |         |         |         |         |         |
| 0 =               | RFC to RF3 is | s disabled |         |         |         |         |         |
| bit 1: <b>RF2</b> |               |            |         |         |         |         |         |
| 1 =               | RFC to RF2 is | s enabled  |         |         |         |         |         |
| 0 =               | RFC to RF2 is | s disabled |         |         |         |         |         |
| bit 0: <b>RF1</b> |               |            |         |         |         |         |         |
| 1 =               | RFC to RF1 is | s enabled  |         |         |         |         |         |
| 0 =               | RFC to RF1 is | s disabled |         |         |         |         |         |



#### **Control Register**

| R/W - 0 | R/W – 0 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| WR_EN   | FSTAT   | SLEEP   | FLTMODE | VPPCOMP | Х       | CPEN    | Х       |
| bit 7   |         |         |         |         |         |         | bit 0   |

#### bit 7: WR\_EN

1 = Enable write mode

0 = Disable Write mode (read only)

- bit 6: FSTAT (see Note 1 below)
  - 1 = VPP OR VDD Fault status = faulted

0 = VPP OR VDD Fault status = NOT faulted

#### bit 5: SLEEP

1 = SLEEP mode active (all analog circuits disabled)

0 = SLEEP mode inactive (all analog circuits enabled)

#### bit 4: FLTMODE

1 = Fault Mode Disabled (shutdown Disabled)

0 = Fault Mode Enabled (shutdown Enabled)

#### bit 3: VPPCOMP

1 = VPP under-voltage comparator is disabled

0 = VPP under-voltage comparator is active

#### bit 2: Do Not Care

This bit can be set to either state without effecting performance.

#### bit 1: CPEN

1 = Charge Pump is enabled

0 = Charge Pump is disabled

#### bit 0: Do Not Care

This bit can be set to either state without effecting performance.

#### Notes:

2. After this bit is set high, it must be written to 0 to clear the fault. If fault mode is enabled, CPEN must be toggled to restart the charge pump. See <u>Fault Conditions</u> for more information.



# **Daisy Chain Operation**

Daisy chaining the ICs is permitted and involves connecting the MISO of one chip to the MOSI of the next chip in the chain, as shown in <u>Figure 18</u>. SPI timing diagrams with daisy-chained devices are provided in <u>Figure 19</u> and <u>Figure 20</u>.



Figure 18. SPI with Two ICs Daisy-chained



Figure 19. SPI Read Only (Two ICs Daisy-chained)







# **GPIO Communication**

MODE = 1 activates the GPIO (General Purpose Input Output or Parallel Mode) Communication Mode. In this mode of operation, the SPI Interface pins act as parallel inputs.

| #  | FLIP_BIT | CTL4 | CTL3 | CTL2 | CTL1 | RF4 | RF3 | RF2 | RF1 |
|----|----------|------|------|------|------|-----|-----|-----|-----|
| 0  | 1        | 0    | 0    | 0    | 0    | OFF | OFF | OFF | OFF |
| 1  | 1        | 0    | 0    | 0    | 1    | OFF | OFF | OFF | ON  |
| 2  | 1        | 0    | 0    | 1    | 0    | OFF | OFF | ON  | OFF |
| 3  | 1        | 0    | 0    | 1    | 1    | OFF | ON  | OFF | OFF |
| 4  | 1        | 0    | 1    | 0    | 0    | ON  | OFF | OFF | OFF |
| 5  | 1        | 0    | 1    | 0    | 1    | OFF | OFF | OFF | OFF |
| 6  | 1        | 0    | 1    | 1    | 0    | OFF | OFF | OFF | OFF |
| 7  | 1        | 0    | 1    | 1    | 1    | OFF | OFF | OFF | OFF |
| 8  | 1        | 1    | 0    | 0    | 0    | OFF | OFF | OFF | OFF |
| 9  | 1        | 1    | 0    | 0    | 1    | ON  | OFF | OFF | ON  |
| 10 | 1        | 1    | 0    | 1    | 0    | OFF | ON  | ON  | OFF |
| 11 | 1        | 1    | 0    | 1    | 1    | ON  | OFF | ON  | OFF |
| 12 | 1        | 1    | 1    | 0    | 0    | ON  | OFF | ON  | OFF |
| 13 | 1        | 1    | 1    | 0    | 1    | ON  | OFF | ON  | OFF |
| 14 | 1        | 1    | 1    | 1    | 0    | OFF | ON  | OFF | ON  |
| 15 | 1        | 1    | 1    | 1    | 1    | OFF | OFF | OFF | OFF |
| 16 | 0        | 0    | 0    | 0    | 0    | OFF | OFF | OFF | OFF |
| 17 | 0        | 0    | 0    | 0    | 1    | OFF | OFF | OFF | ON  |
| 18 | 0        | 0    | 0    | 1    | 0    | OFF | OFF | ON  | OFF |
| 19 | 0        | 0    | 0    | 1    | 1    | OFF | OFF | ON  | ON  |
| 20 | 0        | 0    | 1    | 0    | 0    | OFF | ON  | OFF | OFF |
| 21 | 0        | 0    | 1    | 0    | 1    | OFF | ON  | OFF | ON  |
| 22 | 0        | 0    | 1    | 1    | 0    | OFF | ON  | ON  | OFF |

#### Table 8. Switch State Table in GPIO Mode

27

www.MenIoMicro.com



| #  | FLIP_BIT | CTL4 | CTL3 | CTL2 | CTL1 | RF4 | RF3 | RF2 | RF1 |
|----|----------|------|------|------|------|-----|-----|-----|-----|
| 23 | 0        | 0    | 1    | 1    | 1    | OFF | ON  | ON  | ON  |
| 24 | 0        | 1    | 0    | 0    | 0    | ON  | OFF | OFF | OFF |
| 25 | 0        | 1    | 0    | 0    | 1    | ON  | OFF | OFF | ON  |
| 26 | 0        | 1    | 0    | 1    | 0    | ON  | OFF | ON  | OFF |
| 27 | 0        | 1    | 0    | 1    | 1    | ON  | OFF | ON  | ON  |
| 28 | 0        | 1    | 1    | 0    | 0    | ON  | ON  | OFF | OFF |
| 29 | 0        | 1    | 1    | 0    | 1    | ON  | ON  | OFF | ON  |
| 30 | 0        | 1    | 1    | 1    | 0    | ON  | ON  | ON  | OFF |
| 31 | 0        | 1    | 1    | 1    | 1    | ON  | ON  | ON  | ON  |



## **Fault Conditions**

There are two comparators that can signal a fault condition - VDD under voltage fault and VPP under voltage fault. Faults are reported differently depending on the mode of communication - SPI or GPIO.

**Note:** The VPP under voltage comparator can be disabled. In SPI mode, it is disabled when the VPPCOMP bit in the CONTROL register is high. In GPIO mode, the comparator is disabled when CP\_EN pin is set low.

The outputs of the VDD and VPP fault comparators are logically OR'ed. The output of the OR gate controls the FLTB pin. FLTB is an open-drain output and is ON (low impedance) if either fault is detected. In SPI mode, bit 6 of the CONTROL register provides VDD and VPP fault status.

At start-up, the FLTB pin is held OFF (high impedance). It is allowed to change state only after each voltage goes past its Enable threshold (VDD goes higher than  $UVLO_{RISE}$  and VPP goes higher than  $V_{EN}$ ). This prevents a race condition at startup.

Once VDD and VPP go above their thresholds, the comparators monitoring VDD and VPP actively monitor for faults. If VDD goes below UVLO<sub>FALL</sub> or VPP goes below VPP<sub>DIS</sub>, a fault condition is signaled by setting the FLTB pin low and the Fault Status bit high (bit 6 in the CONTROL register). The FLTB pin returns to an open state when the fault condition is cleared – the FSTAT bit remains latched high until it is cleared via a SPI write.

If Fault Mode is enabled (in GPIO mode, FLT\_MODE pin = 0, in SPI mode, FLT\_MODE bit = 0), the outputs are all set low and the charge pump is turned off. The user must toggle the CP\_EN pin (GPIO mode) or the CPEN register bit (SPI mode) low and then high to re-start the device.

If Fault Mode is disabled (in GPIO mode, FLT\_MODE pin = 1; in SPI mode, FLT\_MODE bit = 1), no action is taken by the IC. The fault condition is reported but does not affect the charge pump operation or switch states.





Figure 21. Flowchart for Fault

#### Notes:

- 1. The un-faulted supply continues to be monitored when a fault occurs. The FLT signal remains faulted until both supplies are above their brownout trip level.
- 2. VDD\_IO is not monitored unless it is connected to VDD.
- 3. VPP is not monitored if: VPPCOMP = 1 in SPI mode OR the CP\_EN pin is low In GPIO mode.



# **External Circuitry**

The MM5140's internal driver requires external circuitry to operate its charge pump. The diagram below shows the suggested bypass capacitors that have been used with good results. Menlo Micro recommends selecting components with equal or better performance.



Figure 22. MM5140 Application Diagram



# **Package Drawing**

## 62 Pin LGA Package

#### Dimensions are given in millimeters.



Figure 23. Package Drawing

The pin array is located symmetrically on the package body as specified in JEDEC Design Guide 4.25B for JEDEC LGA. An exception to JEDEC LGA guidelines is made for the letter axis and number axis. See Figure 2.

## **Solder Mask Details**

Dimensions are given in millimeters.



Figure 24. Solder Mask Details

32 © 2023 Menlo Microsystems, Inc. All Rights Reserved August 11, 2023

www.MenIoMicro.com



# **Recommended PCB Layout and SMT Parameters**

- Use solder mask defined pads to allow a solid grounding plane under the part. See <u>Figure 24</u> for recommended solder mask opening.
- Open space around the package can have grounded through holes.
- Use Type 5 solder paste.

<u>Figure 25</u> below shows an example layout. This example uses a Rogers 4350b core with a thickness of 254 microns.  $50\Omega$  coplanar waveguide transmission lines are used to route the RF, with a trace thickness of 383 microns, and ground spacing of 152 microns.



Figure 25. Example PCB Layout





# **Recommended Solder Reflow Profile**

Figure 26. Recommended Reflow Profile

A ROHS compliant Solder Alloy used is SAC alloy: 96.5% Sn, 3.0%Ag, 0.5%Cu. These are the nominal percentages of the components. This alloy is designed to replace SnPb solders to eliminate Lead (Pb) from the process, requiring a higher reflow temperature. Moisture resistance performance may be impacted if not using the Pb-Free reflow conditions.

Follow Moisture Sensitivity Level (MSL) 3 handling precautions specified in IPC/JEDEC J-STD-020.1

# **Storage and Shelf Life**

Under typical industry storage conditions ( ≤30 °C/60% RH) in Moisture Barrier Bags the following is recommended:

- Customer Shelf Life: 24 months from customer receipt date
- Extended Shelf Life: 60 months from customer receipt date if re-bagged every 24 months or less.

<sup>&</sup>lt;sup>1</sup> Parts labeled prior to July 13<sup>th</sup>, 2023 may be labeled as MSL 4 rating based on rating at the time of manufacturing/packaging.



Datasheet v3.3

# **Package Marking Information**



Dot • = Pin 1 Indicator Line 1 = 2D Bar Code Line 2 = Human-readable product code



# **Package Materials Information**







# **Package Options and Ordering Information**

All Menlo Micro solutions are EAR99 compliant.

| Part Number     | Package Description                                                            | Temp Range     | Device Marking <sup>1</sup> |
|-----------------|--------------------------------------------------------------------------------|----------------|-----------------------------|
| MM5140-01NDB    | DC-8GHz - SP4T - 5mm x 4mm<br>LGA, Industrial Temp                             | -40°C to +85°C | BExxxxx                     |
| MM5140-01NDB-TR | DC-8GHz - SP4T - 5mm x 4mm<br>LGA, Industrial Temp, Tape and<br>Reel (Qty 250) | -40°C to +85°C | BExxxxx                     |
| MM5140EVK1      | Evaluation board for MM5140<br>DC-8GHz - SP4T - 5mm x 4mm LG/                  | ۹              |                             |

#### Notes:

1. Additional markings may be present, including logo or lot trace code information. This information may be a 2D barcode or other human-readable markings. Note that 'x' is a placeholder for a 5-digit numerical code.

| Legacy Product | New Product Name |                            |  |  |  |
|----------------|------------------|----------------------------|--|--|--|
| Name           | Bulk             | Tape and Reel <sup>1</sup> |  |  |  |
| MM5140-01C     | MM5140-01NDB     | MM5140-01NDB-TR            |  |  |  |
| lotes:         |                  |                            |  |  |  |

1. 250pcs standard tape and reel increment.



# **Important Information**

## **Disclaimer**

The data presented in this document is for informational purposes only and shall in no event be regarded as a guarantee of conditions or characteristics. Any warranty or license for this product shall be specified and governed by the terms of a separate purchase agreement. Menlo Micro does not assume any liability arising out of the application or use of this product; neither does it convey any license under its patent rights, nor the rights of others.

Menlo Micro reserves the right to make changes in these specifications and features shown herein to improve reliability, function, and design; or to discontinue this product at any time without notice or obligation. Contact our product representative for the most current information.

## Warning

This product is not authorized for use:

- In any life support systems.
- Applications for implanting into the human body, without the express written approval from Menlo Micro.

## **Trademark Notices**

All trademarks and product service marks are owned by Menlo Microsystems, Inc.

#### **Contact Information**

Please contact Menlo Micro for the latest specifications, additional product information, test and evaluation boards, product samples, worldwide sales and distribution locations:

Internet: <u>www.menlomicro.com</u> E-mail: <u>sales@menlomicro.com</u>

For product technical questions and application information: <u>support@menlomicro.com.</u>